FROM ULTRA-THIN SILICON DIES TO FLEXIBLE CHIP FOIL PACKAGES

Applications

Lower height for chip packages is crucial for electronic components in mobile and wearable applications. Furthermore, the capability to bend and mount chip packages onto curved surfaces or into application specific formed housings will allow for the distribution of electronic and sensing systems in industrial production environments as well as in potentially any object of our daily life, e.g.

- Healthcare
- Wearable electronics
- Sensors on curved surfaces
- Robotics
- Smart packaging
- Internet of things-applications

Technical Innovation

Fraunhofer EMFT follows a so-called hybrid integration approach: We combine ultra-thin and flexible silicon ICs with film based circuitries and further thin electronic components. For the realization of the complete flex integration process Fraunhofer EMFT uses and offers its long-term experience and technological equipment for:

- Advanced wafer thinning (grinding, wet or dry etching, CMP polishing)
- Thin wafer handling, temporary bonding, specific focus on mobile electrostatic carriers (e-carrier)
- Die separation: here we propose the patented “dicing-by-thinning” concept, specific target is plasma dicing of ultra-thin wafers using e-carrier substrates for wafer handling
The “Dicing-by-Thinning” concept was used to prepare 25 µm thin microcontroller devices, front side chip grooves were performed by standard sawing process, wafer thinning was done by grinding (DISCO DFG 8540) and chemical mechanical polishing (CMP, Avanti).

For preparation of the first „Thin Chip Foil Package“ demonstrators we used polyimide films, which were temporarily attached onto silicon carrier wafers. This configuration allows to process thin film interconnects and the redistribution layer by standard lithographic patterning processes and equipment. It also allows for preparing a large number of film packages in parallel. Thin ICs were placed on the base film at high alignment accuracy (die bonder Panasonic FCB3). Figures 2 and 5 show the technological result of a set of chip foil packages after separation and removal from the carrier and figure 4 shows a microscopic view on the surface of the finally embedded and electrically interconnected ultra-thin microcontroller device.

State of Development

The technological concept allows for subsequent adaptation to a continuous roll-to-roll process for chip embedding in film substrates. This would enable extremely thin and flexible packages for any type of functional IC devices in high volume and at low cost. Fraunhofer EMFT intends to foster cooperative works with industrial partners for equipment development and product applications. We consider our concept for a “Thin Chip Foil Package“ as a key enabling technology for many future products which require extremely flat form factor or mechanical flexibility.

Outlook

Parts of this work were funded by the Bayerisches Staatsministerium für Wirtschaft, Infrastruktur, Verkehr und Technologie under contract no. Vi/3-3622/452/3 and by the European Commission under contract number 258203 (FP7).

Funding

4 Microscopic view on the surface of the finally embedded and electrically interconnected ultra-thin microcontroller device

5 Fan-out Demonstrator of a flexible “Chip Foil Package“